

# SIGMA Instruction Set Manual Version 1.0

Editors: Suchir Mishra, Arohan Deshpande, Pavan Bellam

# Table of Contents

#### 1. <u>Introduction</u>

- 1.1. Overview
- 1.2. Supported Data Formats
- 1.3. Endianness

## 2. <u>SIGMA Base Instruction Set Architecture</u>

- 2.1. Registers
- 2.2. <u>Integer Arithmetic Instructions</u>
- 2.3. Address Calculation
- 2.4. <u>Logical Instructions</u>
- 2.5. Bitfield Move/Move Instructions
- 2.6. Load/Store Instructions
- 2.7. <u>Jump and Conditional Branches</u>
- 2.8. Hints and System Instructions
- 2.9. <u>Memory Barriers</u>
- 3. Floating Point Extension
- 4. SIMD Extension
- 5. <u>Vector Extension</u>
- 6. Bit Manipulation Extension\*\*
- 7. <u>Memory Model\*\*</u>
- 8. Virtual Memory Architecture\*\*
- 9. Privilege Modes
- 10. Platform Level Specification\*\*
- 11. Graphics Processing Extension
- 12. Virtualization
- 13. <u>Assembly Language\*</u>

# Introduction

#### Overview

SIGMA (standing for Scalable Integrated General-purpose computing Machine Architecture) is a brand new RISC processor architecture created to be highly scalable and powerful while still remaining relatively simple. This entire architecture is completely open and available to any individual or group to freely implement.

## Supported Data Formats

The word size for SIGMA is 128 bits. Including all of the extensions, SIGMA supports operations on these data formats:

- Bit
- Byte
- Halfword (32 bits)
- Word (64 bits)
- Doubleword (128 bits)

## Floating point:

- IEEE Half precision floating point 16 bits
- IEEE Single precision floating point 32 bits
- IEEE Double precision floating point 64 bits
- IEEE Quad precision floating point 128 bits
- Brain Float 16 16 bits

• Tensorfloat

# Endianness

SIGMA has support only for a little endian byte order.

# SIGMA Base Instruction Set Architecture

| Re | gist | ers |
|----|------|-----|
|    | 5.0. | CID |

#### <u>Program Counter</u>

There is one program counter, which holds the memory address for the current instruction. Its width is dependent on the variant architecture.

PC

#### **General Purpose Registers**

There is one general purpose register file, G, holding 32 general purpose registers that are each 128 bits wide. These can be used to store operands and results for arithmetic and logical operations, instruction pointers, or to hold the link to the current address before a jump. Their width is dependent on the variant of the architecture.

GP[0:31]

## Flags Register

The Flags Register holds all the different flags describing the state of the processing core.

## FLAGS

Carry Flag:

Overflow Flag:

Zero flag:

Condition flag:

#### Instructions

Integer Arithmetic Instructions

#### **ADDR - Add Register**

| [0:6]   | 7:11] [1] |      | [22]    | :31] |
|---------|-----------|------|---------|------|
| 0000010 | GP_1      | GP_2 | GP_DEST | SUB  |

The ADDR instruction adds two signed or unsigned integer operands held in any specified source GP registers and stores the result into a third specified destination GP register.

#### 32 bit implementation:

This implementation will use a 32-bit instruction length, from bits 0 to 31. The carry flag is set if the result exceeds a width of 32 bits, and the lower 32 bits are stored in the destination register.

#### 64 bit implementation:

This implementation will use a 64-bit instruction length, from bits 0 to 63. The carry flag is set if the result exceeds a width of 64 bits, and the lower 64 bits are stored in the destination register.

#### 128 bit implementation:

This implementation will use a 128-bit instruction length, from bits 0 to 127. The carry flag is set if the result exceeds a width of 128 bits, and the lower 128 bits are stored in the destination register.

#### **Exceptions:**

#### **ADDI - Add Immediate**

| [0:6]   | [7:11] | [12:16] | [17:28]   | [29:31] |
|---------|--------|---------|-----------|---------|
| 0000000 | GP_1   | GP_DEST | IMMEDIATE | SUB     |

The ADDI instruction adds a 12-bit immediate value to an integer value held in any specified source GP register and stores the result into a third specified destination GP register.

### 32 bit implementation:

This implementation will use a 32 bit instruction length, from bits 0 to 31. The carry flag is set if the result exceeds a width of 32 bits, and the lower 32 bits are stored in the destination register.

64 bit implementation:

128 bit implementation:

Exceptions:

## **ADDRC - Add Register With Carry**

| [0:6]  | [7:11] | [12:16] | [17:28]   | [29:31] |
|--------|--------|---------|-----------|---------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE | SUB     |

The ADDRC instruction adds two signed or unsigned integer operands held in any specified source GP registers, as well as the Carry Flag bit, and stores the result into a third specified destination GP register. In case of an overflow, the Carry Flag is set.

This implementation will use a 32-bit instruction length, from bits 0 to 31. The carry flag is set if the result exceeds a width of 32 bits, and the lower 32 bits are stored in the GP\_DEST register.

#### 64 bit implementation:

This implementation will use a 64-bit instruction length, from bits 0 to 63. The carry flag is set if the result exceeds a width of 64 bits, and the lower 64 bits are stored in the GP DEST register.

#### 128 bit implementation:

This implementation will use a 128-bit instruction length, from bits 0 to 127. The carry flag is set if the result exceeds a width of 128 bits, and the lower 128 bits are stored in the GP\_DEST register.

#### Exceptions:

#### **ADDIC - Add Immediate With Carry**

| [0:6]  | [7:11] | [12:16] | [17:28]   | [29:31] |
|--------|--------|---------|-----------|---------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE | SUB     |

The ADDIC instruction adds a 12-bit immediate value to an integer value held in any specified source GP register, as well as the Carry Flag bit, and stores the result into a third specified destination GP register.

## 32 bit implementation:

This implementation will use a 32-bit instruction length, from bits 0 to 31. The carry flag is set if the result exceeds a width of 32 bits, and the lower 32 bits are stored in the GP\_DEST register.

## 128 bit implementation:

Exceptions:

#### **SUBR - Subtract Register**

| [0:6]  | [7:11] | [12:16] | [17:21] | [22:31] |
|--------|--------|---------|---------|---------|
| OPCODE | GP_1   | GP_2    | GP_DEST | SUB     |

The SUBR instruction subtracts an integer value, held in any specified source GP register (indicated by GP\_2), from another integer value, also held in any specified source GP register (indicated by GP\_1). The result is then stored into a third specified destination GP register.

## 32 bit implementation:

This implementation will use a 32-bit instruction length, from bits 0 to 31. The carry flag is set if the result exceeds a width of 32 bits, and the lower 32 bits are stored in the destination register.

#### 64 bit implementation:

## 128 bit implementation:

Exceptions:

#### **SUBI - Subtract Immediate**

| [0:6]  | [7:11] | [12:16] | [17:28]   | [29:31] |
|--------|--------|---------|-----------|---------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE | SUB     |

| The SUBI instruction subtracts a 12-bit immediate value from an integer value         |
|---------------------------------------------------------------------------------------|
| held in any specified source GP register and stores the result into a third specified |
| destination GP register.                                                              |
|                                                                                       |

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

## **SUBRB - Subtract Register with Borrow**

| [0:6]  | [7:11] | [12:16] | [17:21] | [22:31] |
|--------|--------|---------|---------|---------|
| OPCODE | GP_1   | GP_2    | GP_DEST | SUB     |

The SUBRB instruction subtracts an integer value, held in any specified source GP register (indicated by GP\_2), from another integer value, also held in any specified source GP register (indicated by GP\_1). The result is then stored into a third specified destination GP register.

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

#### **SUBIB - Subtract Immediate with Borrow**

| [0:6]  | [7:11] | [12:16] | [17:28]   | [29:31] |
|--------|--------|---------|-----------|---------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE | SUB     |

Possible description: subtraction operation that considers the borrow flag?

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

## **MULT - Multiply**

| [0:6]  | [7:11] | [12:16] | [17:21] | [22:31] |
|--------|--------|---------|---------|---------|
| OPCODE | GP_1   | GP_2    | GP_DEST | SUB     |

The MULT instruction multiplies a signed or unsigned integer operand to another signed or unsigned integer held in any specified source GP registers and stores the result in a third specified destination GP register.

32 bit implementation:

64 bit implementation:

| _       | . •  |            |          |
|---------|------|------------|----------|
| Liszoot | ntı  | $\alpha$ n | $\alpha$ |
| Exce    | וונו | OH         | .S.      |
|         |      |            | .~•      |

#### **DIV - Divide**

| [0:6]  | [7:11] | [12:16] | [17:21] | [22:31] |
|--------|--------|---------|---------|---------|
| OPCODE | GP_1   | GP_2    | GP_DEST | SUB     |

The DIV instruction divides an integer operand by another integer operand held in any specified source GP registers and stores the value in a third specified destination GP register.

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

#### **MOV - Move**

| [0:6]  | [7:11] | [12:16] | [17:21] | [22:31] |
|--------|--------|---------|---------|---------|
| OPCODE | GP_1   | GP_2    | GP_DEST | SUB     |

The MOV instruction copies the value from a source GP register and stores the value into the specified destination GP register.

32 bit implementation:

| 128 bit implementation:                                                                                                     |                 |              |           |         |  |
|-----------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|-----------|---------|--|
| Exceptions:                                                                                                                 |                 |              |           |         |  |
| Address Calculat                                                                                                            | tion            |              |           |         |  |
| ADDIPC - Add Ir                                                                                                             | nmediate to Pro | gram Counter |           |         |  |
| [0:6]                                                                                                                       | [7:11]          | [12:16]      | [17:28]   | [29:31] |  |
| OPCODE                                                                                                                      | GP_1            | GP_DEST      | IMMEDIATE | SUB     |  |
| 32 bit implementation: 64 bit implementation: 128 bit implementation: Exceptions:  ADDRPC - Add register to Program Counter |                 |              |           |         |  |
| [0:6]                                                                                                                       | [7:11]          | [12:16]      | [17:21]   | [22:31] |  |
| OPCODE                                                                                                                      | GP_1            | GP_2         | GP_DEST   | SUB     |  |
| 32 bit implementation: 64 bit implementation:                                                                               |                 |              |           |         |  |

| 128 bit implementation:                                                                                                                                                                                                          |             |         |           |         |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|-----------|---------|--|--|--|
| Exceptions:                                                                                                                                                                                                                      | Exceptions: |         |           |         |  |  |  |
| Logical Instruction                                                                                                                                                                                                              | ons         |         |           |         |  |  |  |
| ANDR - AND Reg                                                                                                                                                                                                                   | gister      |         |           |         |  |  |  |
| [0:6]                                                                                                                                                                                                                            | [7:11]      | [12:16] | [17:21]   | [22:31] |  |  |  |
| OPCODE                                                                                                                                                                                                                           | GP_1        | GP_2    | GP_DEST   | SUB     |  |  |  |
| ANDR performs a bitwise AND operation on two operands held in any specified source GP registers and stores the result in a third specified destination GP register.  32 bit implementation:  64 bit implementation:  Exceptions: |             |         |           |         |  |  |  |
| ANDI - AND Immediate [0:6] [7:11] [12:16] [17:28] [29:31]                                                                                                                                                                        |             |         |           |         |  |  |  |
| OPCODE                                                                                                                                                                                                                           | GP_1        | GP_DEST | IMMEDIATE | SUB     |  |  |  |

| ANDI performs a bitwise AND operation on two operands held in any specified source GP registers and stores the result in a third specified destination GP register. |          |         |         |         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|---------|---------|
| 32 bit implemen                                                                                                                                                     | tation:  |         |         |         |
| 64 bit implemen                                                                                                                                                     | tation:  |         |         |         |
| 128 bit impleme                                                                                                                                                     | ntation: |         |         |         |
| Exceptions:                                                                                                                                                         |          |         |         |         |
| NOTR - NOT Register                                                                                                                                                 |          |         |         |         |
| [0:6]                                                                                                                                                               | [7:11]   | [12:16] | [17:21] | [22:31] |
| OPCODE                                                                                                                                                              | GP_1     | GP_2    | GP_DEST | SUB     |
| NOTR performs a bitwise NOT operation on two operands held in any specified                                                                                         |          |         |         |         |

NOTR performs a bitwise NOT operation on two operands held in any specified source GP registers and stores the result in a third specified destination GP register.

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

## **NOTI - NOT Immediate\*\***

[0:6] [7:11] [12:16] [17:28] [29:31]

| I OI CODE I GI | -P I I | GP_DEST | IMMEDIATE | SUB |
|----------------|--------|---------|-----------|-----|
|----------------|--------|---------|-----------|-----|

NOTI performs a bitwise NOT operation on two operands, one held in any specified source GP register and the other in the 12-bit immediate field, and stores the result in another specified destination GP register.

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

## **ORR - OR Register**

| [0:6]  | [7:11] | [12:16] | [17:21] | [22:31] |
|--------|--------|---------|---------|---------|
| OPCODE | GP_1   | GP_2    | GP_DEST | SUB     |

ORR performs a bitwise OR operation on two operands held in any two specified source GP registers, and stores the result in a third specified destination GP register.

32 bit implementation:

64 bit implementation:

## Exceptions:

#### ORI - OR Immediate \*\*

| [0:6]  | [7:11] | [12:16] | [17:28]   | [29:31] |
|--------|--------|---------|-----------|---------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE | SUB     |

ORI performs a bitwise OR operation on two operands, one held in any specified source GP register, and the other in the 12-bit immediate field, and stores the result in another specified destination GP register.

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

## **XORR - XOR Register**

| [0:6]  | [7:11] | [12:16] | [17:21] | [22:31] |  |
|--------|--------|---------|---------|---------|--|
| OPCODE | GP_1   | GP_2    | GP_DEST | SUB     |  |

XORR performs a bitwise XOR operation on two operands held in any two specified source GP registers, and stores the result in a third specified destination GP register.

| 64 bit implemen                                                                                                 | tation:                                        |                   |                    |         |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------|--------------------|---------|
| 128 bit impleme                                                                                                 | ntation:                                       |                   |                    |         |
| Exceptions:                                                                                                     |                                                |                   |                    |         |
| XORI - XOR Imn                                                                                                  | nediate                                        |                   |                    |         |
| [0:6]                                                                                                           | [7:11]                                         | [12:16]           | [17:28]            | [29:31] |
| OPCODE                                                                                                          | GP_1                                           | GP_DEST           | IMMEDIATE          | SUB     |
| XORI performs a source GP registeresult in another 32 bit implemen 64 bit implemen 128 bit implemen Exceptions: | er, and the other specified destinated tation: | in the 12-bit imn | nediate field, and | · -     |
| <b>LLS - Logical Le</b><br>[0:6]                                                                                |                                                | [12:16]           | [17:28]            | [29:31] |
| OPCODE                                                                                                          | GP_1                                           | GP_DEST           | IMMEDIATE          | SUB     |
| 010000                                                                                                          |                                                |                   | ппприи             |         |

LLS is a logical instruction that shifts an operand, held in any specified source GP register, to the left a number of times specified in the 12-bit immediate field. The result is stored in another specified destination GP register. This is done by removing the most-significant bit and appending a 0 as the least-significant bit.

| 32 | bit       | imp    | lementation: |
|----|-----------|--------|--------------|
| -  | $\sim$ 10 | TITE D |              |

64 bit implementation:

128 bit implementation:

Exceptions:

#### **Logical Right Shift**

| [0:6]  | [7:11] | [12:16] | [17:28]   | [29:31] |
|--------|--------|---------|-----------|---------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE | SUB     |

LLS is a logical instruction that shifts an operand, held in any specified source GP register, to the right a number of times specified in the 12-bit immediate field. The result is stored in another specified destination GP register. This is done by removing the least-significant bit and appending a 0 as the most-significant bit.

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

## **ARS - Arithmetic Right Shift**

| [0:6]  | [7:11] | [12:16] | [17:28]   | [29:31] |
|--------|--------|---------|-----------|---------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE | SUB     |

ARS is a logical instruction that shifts an operand, held in any specified source GP register, to the right a number of times specified in the 12-bit immediate field. The result is stored in another specified destination GP register. The shift is performed by removing the least-significant bit, and appending the same most significant bit as in the original operand as the most-significant bit.

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

Bitfield Move/Move Instructions \*\*

Load/Store Instructions

## LWR - Load Word Register

| [0:6]  | [7:11]  | [12:16] | [17:28]   | [29:31] |
|--------|---------|---------|-----------|---------|
| OPCODE | GP_ADDR | GP_DEST | IMMEDIATE | 001     |

The LWR instruction loads a word from memory into a specified GP register using an address held in another specified GP register, with an optional immediate offset.

Exceptions:

Misaligned address

## **SWR - Store Word Register**

| [0:6]  | [7:11]  | [12:16] | [17:28] | [29:3] | 1]  |
|--------|---------|---------|---------|--------|-----|
| OPCODE | GP_WORD | GP_DEST | IMMEI   | DIATE  | 001 |

The SWR instruction stores a word from a specified GP register into memory using an address held in another specified GP register, with an optional immediate offset.

## LDR - Load Doubleword Register

| [0:6]  | 7:11]   | [12:16] | 17:28]    | [29:31] |
|--------|---------|---------|-----------|---------|
| OPCODE | GP_ADDR | GP_DEST | IMMEDIATE | 001     |

The LWR instruction loads a doubleword from memory into a specified GP register using an address held in another specified GP register, with an optional immediate offset.

## **SDR - Store Doubleword Register**

| [0:6]  | [7:11]  | [12:16] | [17:28]   | [29:31] |
|--------|---------|---------|-----------|---------|
| OPCODE | GP_WORD | GP_DEST | IMMEDIATE | 001     |

The SWR instruction stores a doubleword from a specified GP register into memory using an address held in another specified GP register, with an optional immediate offset.

## LHR - Load Halfword Register

| [0:6]  | 7:11]   | [12:16] [1 | 17:28]    | [29:31] |
|--------|---------|------------|-----------|---------|
| OPCODE | GP_ADDR | GP_DEST    | IMMEDIATE | 010     |

The LHR instruction loads a halfword from memory into a specified GP register using an address held in another specified GP register, with an optional immediate offset.

## SHR - Store Halfword Register

| [0:6]  | 7:11]     | [12:16] | 17:28]    | [29:31] |
|--------|-----------|---------|-----------|---------|
| OPCODE | GP_HALFW. | GP_DEST | IMMEDIATE | 010     |

The SHR instruction stores a halfword from a specified GP register into memory using an address held in another specified GP register, with an optional immediate offset.

## **LBR - Load Byte Register**

| [0:6]  | 7:11]   | [12:16] | 17:28]    | [29:31] |
|--------|---------|---------|-----------|---------|
| OPCODE | GP_ADDR | GP_DEST | IMMEDIATE | SUB     |

The LDBR instruction loads a byte from memory into a specified GP register using an address held in another GP register, with an optional immediate offset.

#### **SBR - Store Byte Register**

| [0:6]  | [7:11]  | [12:16] | [17:28]   | [29:31] |
|--------|---------|---------|-----------|---------|
| OPCODE | GP_Byte | GP_DEST | IMMEDIATE | SUB     |

The SBR instruction stores a byte from a specified GP register into memory using an address held in another specified GP register, with an optional immediate offset.

#### **LWRRO - Load Word Register with Register Offset**

The LWRRO instruction loads a word from memory into a specified GP register using an address held in another GP register, with an optional register offset.

#### **SWRRO - Store Word Register with Register Offset**

The SWRRO instructions stores a word from a specified GP register into memory using an address held in another specified GP Register, with an optional register offset.

### LDRRO - Load Doubleword Register with Register Offset

The LDRRO instruction loads a doubleword from memory into a specified GP register using an address held in another GP register, with an optional register offset.

#### SDRRO - Store Doubleword Register with Register Offset

The SDRRO instructions stores a doubleword from a specified GP register into memory using an address held in another specified GP Register, with an optional register offset.

#### LHRRO - Load Halfword Register with Register Offset

The LHRRO instruction stores a halfword from memory into a specified GP register using an address held in another GP register, with an optional register offset.

#### SHRRO - Store Halfword Register with Register Offset

The SHRRO instruction stores a halfword from a specified GP register into memory using an address held in another specified GP register, with an optional register offset.

#### LBRRO - Load Byte Register with Register Offset

The LQRRO instruction stores a byte from memory into a specified GP register using an address held in another GP register, with an optional register offset.

## SBRRO - Store Byte Register with Register Offset

The SHRRO instruction stores a byte from a specified GP register into memory using an address held in another specified GP register, with an optional register offset.

## **LWPRO - Load Word PC with Register Offset**

The LWPRO instruction loads a word from memory into a specified GP register using the current value of the PC, with an offset from a specified GP register, as the effective memory address.

#### **SWPRO - Store Word PC with Register Offset**

The SWPRO instruction stores a word from a specified GP register into memory using the current value of the PC, with an offset from a specified GP register, as the effective memory address.

#### LDPRO - Load Doubleword PC with Register Offset

The LDPRO instruction loads a doubleword from memory into a specified GP register using the current value of the PC, with an offset from a specified GP register, as the effective memory address.

#### SDPRO - Store Doubleword PC with Register Offset

The SDPRO instruction stores a word from a specified FP register into memory using the current value of the PC, with an offset from a specified GP register, as the effective memory address.

### LHPRO - Load Halfword PC with Register Offset

The LHPRO instruction loads a halfword from memory into a specified GP register using the current value of the PC, with an offset from a specified GP register, as the effective memory address.

#### SHPRO - Store Halfword PC with Register Offset

The SHPRO instruction stores a halfword from a specified GP register into memory using the current PC value, with an offset from a specified GP register, as the effective memory address.

#### LBPRO - Load Byte PC with Register Offset

The LBPRO instruction loads a byte from memory into a specified GP register using the current value of the PC, with an offset from a specified GP register, as the effective memory address.

#### SBPRO - Store Byte PC with Register Offset

The SBPRO instruction stores a byte from a specified FP register into memory using the current value of the PC, with an offset from a specified GP register, as the effective memory address.

#### LWPIO - Load Word PC with Immediate Offset

The LWPIO instruction loads a word from memory into a specified GP register using the current value of the PC, with a 12-bit immediate offset, as the effective memory address.

#### **SWPIO - Store Word PC with Immediate Offset**

The SWPIO instruction stores a word from a specified GP register into memory using the current PC value, with a 12-bit immediate offset, as the effective memory address.

#### LDPIO - Load Doubleword PC with Immediate Offset

The LDPIO instruction loads a doubleword from memory into a specified GP register using the current value of the PC, with a 12-bit immediate offset, as the effective memory address.

#### SDPIO - Store Doubleword PC with Immediate Offset

The SDPIO instruction stores a doubleword from a specified GP register into memory using the current PC value, with a 12-bit immediate offset, as the effective memory address.

#### LHPIO - Load Halfword PC with Immediate Offset

The LHPIO instruction loads a halfword from memory into a specified GP register using the current value of the PC, with a 12-bit immediate offset, as the effective memory address.

#### SHPIO - Store Halfword PC with Immediate Offset

The SHPIO instruction stores a halfword from a specified GP register into memory using the current PC value, with a 12-bit immediate offset, as the effective memory address.

## LBPIO - Load Byte PC with Immediate Offset

The LBPIO instruction loads a byte from memory into a specified GP register using the current value of the PC, with a 12-bit immediate offset, as the effective memory address.

#### SBPIO - Store Byte PC with Immediate Offset



| 128 bit implementation:       |                        |                        |                      |  |  |  |
|-------------------------------|------------------------|------------------------|----------------------|--|--|--|
| Exceptions:                   | Exceptions:            |                        |                      |  |  |  |
| CAS - Compare and             | Swap                   |                        |                      |  |  |  |
| 32 bit implementation         | n:                     |                        |                      |  |  |  |
| 64 bit implementation         | n:                     |                        |                      |  |  |  |
| 128 bit implementati          | ion:                   |                        |                      |  |  |  |
| Exceptions:                   |                        |                        |                      |  |  |  |
| Jumps and Condition           | nal Branches           |                        |                      |  |  |  |
| JALR - Jump and lin           | k Register             |                        |                      |  |  |  |
| The JAL instruction j         | umps to the address    | in memory supplied     | by any specified GP  |  |  |  |
| register, saving the va       | alue of the current PC | C + 4 to any specified | GP register in order |  |  |  |
| for returns.                  |                        |                        |                      |  |  |  |
| [0:6]                         | [7:11]                 | [12:16]                | [17:31]              |  |  |  |
| OPCODE GP_1 GP_DEST IMMEDIATE |                        |                        |                      |  |  |  |
| 32 bit implementation:        |                        |                        |                      |  |  |  |
| 64 bit implementation:        |                        |                        |                      |  |  |  |
| 128 bit implementation:       |                        |                        |                      |  |  |  |

| _    |     |          |    |
|------|-----|----------|----|
| Exce | ntı | $\cap$ n | G. |
| LACC | Ρu  | UI.      | ı. |

## JWLR - Jump Without Link Register

The JAL instruction jumps to the address in memory supplied by any specified GP register, without storing a return address into a register.

| [0:6]  | [7:11] [1 |         | :31]      |
|--------|-----------|---------|-----------|
| OPCODE | GP_1      | GP_DEST | IMMEDIATE |

32 bit implementation:

64 bit implementation:

128 bit implementation:

Exceptions:

## JALI - Jump and Link Immediate

The JALI instruction jumps to a PC relative immediate offset, provided by the IMMEDIATE field in the instruction format, saving the value of the current PC + 4 to any specified GP register.

| [0:6]  | [7:11] | [12:16] | [17:31]   |
|--------|--------|---------|-----------|
| OPCODE | GP_1   | GP_DEST | IMMEDIATE |

32 bit implementation:

| 128 | bit | imi | olemer | itation: |
|-----|-----|-----|--------|----------|
|     |     |     |        |          |

Exceptions:

## BE - Branch if Equal

| [0:6]  | 11:15] [1 | 6:20] [21 | <b>.:2</b> 5] | [26:3] | 1]  |
|--------|-----------|-----------|---------------|--------|-----|
| OPCODE | GP_1      | GP_2      | GP_3          |        | SUB |

The BE instruction compares two operands held in specified GP registers and then branches to the memory address held in the third specified GP register if the two operands are equal.

32 bit implementation:

64 bit implementation:

128 bit implementation:

## Exceptions:

- BRANCH\_ADDRESS\_MISALIGNED
- HIGHER\_PRIVELEGE\_NEEDED\*\*

| [0:6]  | [11:15] | [16:20] | [21:25] | [26:31] |  |
|--------|---------|---------|---------|---------|--|
| OPCODE | GP_1    | GP_2    | GP_3    | SUB     |  |

The BNE instruction compares an operand held in a specified GP register to an immediate value and then branches to the memory address held in the third specified GP register if the two operands are not equal.

32 bit implementation:

64 bit implementation:

128 bit implementation:

#### Exceptions:

• BRANCH\_ADDRESS\_MISALIGNED

#### **BGT** - Branch if Greater Than

|        | 11:15] [1 | 6:20] [21: | [26:3 | 31] |
|--------|-----------|------------|-------|-----|
| OPCODE | GP_1      | GP_2       | GP_3  | SUB |

The BGT instruction compares two operands held in specified GP registers and then branches to the memory address held in the third specified GP register if the first operand is greater than the second operand.

32 bit implementation:

## 128 bit implementation:

## Exceptions:

• BRANCH\_ADDRESS\_MISALIGNED

## **BGTE - Branch if Greater Than or Equal**

| [0:6]  | 11:15] [1 | 6:20] [21: | 25] [26:3 | 1]  |
|--------|-----------|------------|-----------|-----|
| OPCODE | GP_1      | GP_2       | GP_3      | SUB |

The BGTE instruction compares two operands held in specified GP registers and then branches to the memory address held in the third specified GP register if the first operand is greater than or equal to the second operand.

32 bit implementation:

64 bit implementation:

128 bit implementation:

## Exceptions:

• BRANCH\_ADDRESS\_MISALIGNED

#### **BLT - Branch if Less Than**

|        | [1:15] | 6:20] [21:3 | [26:3 Zef] | 1]  |
|--------|--------|-------------|------------|-----|
| OPCODE | GP_1   | GP_2        | GP_3       | SUB |

The BLT instruction compares two operands held in specified GP registers and then branches to the memory address held in the third specified GP register if the first operand is less than the second operand.

32 bit implementation:

64 bit implementation:

128 bit implementation:

#### Exceptions:

• BRANCH\_ADDRESS\_MISALIGNED

## **BLTE - Branch if Less Than or Equal Register**

| [0:6]  | [11:15] | [16:20] | [21:25] | [26:31] |
|--------|---------|---------|---------|---------|
| OPCODE | GP_1    | GP_2    | GP_3    | SUB     |

The BLTE instruction compares two operands held in specified GP registers and then branches to the memory address held in the third specified GP register if the first operand is less than or equal to the second operand.

32 bit implementation:

## 128 bit implementation:

#### **Exceptions:**

• BRANCH\_ADDRESS\_MISALIGNED

#### BZ - Branch if Zero

The BZ instruction checks the Zero Flag and branches to a given memory address if the flag is set.

## Exceptions:

• BRANCH\_ADDRESS\_MISALIGNED

## **BNZ - Branch if Nonzero**

The BNZ instruction checks the Zero Flag and branches to a given memory address if the flag is not set.

## Exceptions:

• BRANCH\_ADDRESS\_MISALIGNED

## **BC** - Branch on Carry

The BC instruction checks the Carry Flag and branches to a given memory address if the flag is set.

#### **BO - Branch on Overflow**

The BO instruction checks the overflow flag and branches to a given memory address if the flag is set.

Hints and System Instructions

#### **NOP - No Operation**

The NOP instruction is a hint that allows the processing core to increment the PC without performing any other operation.

## WFI - Wait for Interrupt

The WFI instruction is a hint that halts the processing core until the next hardware interrupt is triggered. This instruction behaves as a NOP to any software running on the processing core.

#### WFE - Wait for Event

The WFE instruction is a hint that halts the processing core until an event is received. This instruction behaves as a NOP to any software running on the processing core.

#### **SE - Send Event**

The SE instruction is a hint that resumes the processes of all processing cores halted by the WFE instruction. This instruction behaves as a NOP to any software running on the processing core.

#### **SLE - Send Local Event**

The SLE instruction is a hint that resumes the processes of only the processing core that receives it. This instruction behaves as a NOP to any software running on the processing core.

**Cache Management Instructions** 

**Memory Barriers** 

# Floating Point Extension

# **Global Exceptions**

## INSTRUCTION\_MISALIGNED:

Description: The instruction being fetched is not at a properly aligned byte boundary.

## ILLEGAL\_INSTRUCTION:

Description: The current fetched instruction cannot be interpreted by the decoder.